### CME 2003 Logic Design

# Combinational Logic Circuits

**Şerife YILMAZ** 

# **Combinational Logic Circuits**

In Sum-of-Products (SOP) form, basic combinational circuits can be directly implemented with AND-OR combinations if the necessary complement terms are available.



# ... Combinational Logic Circuits

An example of an SOP implementation is shown. The SOP expression is an AND-OR combination of the input variables and the appropriate complements.



# ... Combinational Logic Circuits

- When the output of a SOP form is inverted, the circuit is called an AND-OR-Invert circuit. The AOI configuration lends itself to product-of-sums (POS) implementation.
- An example of an AOI implementation is shown. The output expression can be changed to a POS expression by applying DeMorgan's theorem twice.





# **Exclusive-OR Logic**

The truth table for an exclusive-OR gate is

Notice that the output is HIGH whenever *A* and *B* disagree.

The Boolean expression is

$$X = \overline{A}B + A\overline{B}$$

| Inp | uts | Output |  |
|-----|-----|--------|--|
| Α   | В   | X      |  |
| 0   | 0   | 0      |  |
| 0   | 1   | 1      |  |
| 1   | 0   | 1      |  |
| 1   | 1   | 0      |  |
|     |     |        |  |

The circuit can be drawn as



Symbols:



Distinctive shape outline



Rectangular



# **Exclusive-NOR Logic**

The truth table for an exclusive-NOR gate is

Notice that the output is HIGH whenever *A* and *B* agree.

The Boolean expression is  $X = AB + \overline{AB}$ 

| ı | Inp | uts | Output |  |
|---|-----|-----|--------|--|
| ı | Α   | В   | X      |  |
|   | 0   | 0   | 1      |  |
|   | 0   | 1   | 0      |  |
|   | 1   | 0   | 0      |  |
|   | 1   | 1   | 1      |  |
|   |     |     |        |  |

The circuit can be drawn as



Symbols:



Distinctive shape outline



Rectangular

# Example

For each circuit, determine if the LED should be on or off.



### **Solution**

Circuit (a): XOR, inputs agree, output is LOW, LED is ON.

Circuit (b): XNOR, inputs disagree, output is LOW, LED is ON.

Circuit (c): XOR, inputs disagree, output is HIGH, LED is OFF.

# Implementing Combinational Logic

Implementing a SOP expression is done by first forming the AND terms; then the terms are ORed together.

## **Example**

Solution

Show the circuit that will implement the Boolean expression X = ABC + ABD + BDE. (Assume that the variables and their complements are available.) Start by forming the terms using three 3-input AND gates. Then combine the three terms using a 3-input OR gate.



$$X = \overline{ABC} + \overline{ABD} + \overline{BDE}$$



For basic combinational logic circuits, the Karnaugh map can be read and the circuit drawn as a minimum SOP.

### **Example**

A Karnaugh map is drawn from a truth table. Read the minimum SOP expression and draw the circuit.



### **Solution**

- 1. Group the 1's into two overlapping groups as indicated.
- 2. Read each group by eliminating any variable that changes across a boundary.
- 3. The vertical group is read *A C*.
- 4. The horizontal group is read  $\overline{A}B$ .

The circuit is on the next slide:

### **Solution** continued...



The result is shown as a sum of products.

It is a simple matter to implement this form using only NAND gates as shown in the text and following example.

## 1

# **NAND** Logic

### **Example**

Convert the circuit in the previous example to one that uses only NAND gates.

### **Solution**

Recall from Boolean algebra that double inversion cancels. By adding inverting bubbles to above circuit, it is easily converted to NAND gates:

$$\overline{\overline{C}}$$

$$\overline{A}$$

$$\overline{B}$$

$$X = \overline{A}\overline{C} + \overline{A}B$$

# **Universal Gates**

NAND gates are sometimes called **universal** gates because they can be used to produce the other basic Boolean functions.



# **Universal Gates**

NOR gates are also **universal** gates and can form all of the basic gates.



# **NAND Logic**

Recall from DeMorgan's theorem that AB = A + B. By using equivalent symbols, it is simpler to read the logic of SOP forms. The earlier example shows the idea:



The logic is easy to read if you (mentally) cancel the two connected bubbles on a line.

# **NOR Logic**

Alternatively, DeMorgan's theorem can be written as A + B = A B. By using equivalent symbols, it is simpler to read the logic of POS forms. For example,



Again, the logic is easy to read if you cancel the two connected bubbles on a line.

## **Pulsed Waveforms**

 $G_2$ 

 $G_3$ 

For combinational circuits with pulsed inputs, the output can be predicted by developing intermediate outputs and combining the result. For example, the circuit shown can be analyzed at the outputs of the





Alternatively, you can develop the truth table for the circuit and enter 0's and 1's on the waveforms. Then read the output from the



|                                 | Inpi                                      | Output                                                             |                         |                                 |
|---------------------------------|-------------------------------------------|--------------------------------------------------------------------|-------------------------|---------------------------------|
| A                               | В                                         | С                                                                  | D                       | X                               |
| 0                               | 0                                         | 0                                                                  | 0                       | 0                               |
| 0                               | 0                                         | 0                                                                  | 1                       | 1                               |
| 0                               | 0                                         | 1                                                                  | 0                       | 1                               |
| 0                               | 0                                         | 1                                                                  | 1                       | 1                               |
| 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1                     | 0                                                                  | 0                       | 0<br>1<br>1<br>1<br>0<br>1<br>1 |
| 0                               | 1                                         | 0                                                                  | 1                       | 1                               |
| 0                               |                                           | 1                                                                  | 0                       | 1                               |
| 0                               | 1                                         | 1                                                                  | 1                       | 1                               |
| 1                               | 0                                         | 0                                                                  | 0                       |                                 |
| 1                               | 0                                         | 0                                                                  | 1                       | 0                               |
| 1<br>1<br>1                     | 0                                         | 1                                                                  | 0                       | 0                               |
| 1                               | 0                                         | 1                                                                  | 1                       | 0                               |
| 1                               | 1                                         | 0                                                                  | 0                       | 0                               |
| 1<br>1                          | 1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0 | 0 1 0 1 0 1 0 1 0 1 0 1 | 0<br>0<br>0<br>0<br>0<br>1<br>1 |
| 1                               | 1                                         | 1                                                                  | 0                       | 1                               |
| 1                               | 1                                         | 1                                                                  | 1                       | 1                               |